periph_conf.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2021 ML!PA Consulting GmbH
3  * 2023 Gunar Schorcht
4  *
5  * This file is subject to the terms and conditions of the GNU Lesser
6  * General Public License v2.1. See the file LICENSE in the top level
7  * directory for more details.
8  */
9 
10 #pragma once
11 
23 #include "periph_cpu.h"
24 
25 #ifdef __cplusplus
26 extern "C" {
27 #endif
28 
33 #ifndef CLOCK_CORECLOCK
34 #define CLOCK_CORECLOCK MHZ(120)
35 #endif
42 #define EXTERNAL_OSC32_SOURCE 1
43 #define INTERNAL_OSC32_SOURCE 0
44 #define ULTRA_LOW_POWER_INTERNAL_OSC_SOURCE 0
51 #define USE_VREG_BUCK (1)
52 
58 /* ADC Default values */
59 #define ADC_GCLK_SRC SAM0_GCLK_PERIPH
60 #define ADC_PRESCALER ADC_CTRLA_PRESCALER_DIV8
61 
62 #define ADC_NEG_INPUT ADC_INPUTCTRL_MUXNEG(0x18u)
63 #define ADC_REF_DEFAULT ADC_REFCTRL_REFSEL_INTVCC1
64 
65 static const adc_conf_chan_t adc_channels[] = {
66  /* port, pin, muxpos, dev */
67  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA02, .dev = ADC0 }, /* A0 */
68  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA05, .dev = ADC0 }, /* A1 */
69  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PB03, .dev = ADC0 }, /* A2 */
70  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC00, .dev = ADC1 }, /* A3 */
71  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC01, .dev = ADC1 }, /* A4 */
72  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC02, .dev = ADC1 }, /* A5 */
73  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC03, .dev = ADC1 }, /* A6 */
74  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB04, .dev = ADC1 }, /* A7 */
75  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB05, .dev = ADC1 }, /* A8 */
76  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB06, .dev = ADC1 }, /* A9 */
77  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB07, .dev = ADC1 }, /* A10 */
78  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PB08, .dev = ADC0 }, /* A11 */
79  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PB09, .dev = ADC0 }, /* A12 */
80  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA04, .dev = ADC0 }, /* A13 */
81  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA06, .dev = ADC0 }, /* A14 */
82  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA07, .dev = ADC0 }, /* A15 */
83 };
84 
85 #define ADC_NUMOF ARRAY_SIZE(adc_channels)
92  /* Must not exceed 12 MHz */
93 #define DAC_CLOCK SAM0_GCLK_TIMER
94  /* Use external reference voltage on PA03 */
95  /* (You have to manually connect PA03 with Vcc) */
96  /* Internal reference only gives 1V */
97 #define DAC_VREF DAC_CTRLB_REFSEL_VREFPU
104 static const i2c_conf_t i2c_config[] = {
105  {
106  .dev = &(SERCOM3->I2CM),
107  .speed = I2C_SPEED_NORMAL,
108  .scl_pin = GPIO_PIN(PB, 21), /* D21 (SCL) */
109  .sda_pin = GPIO_PIN(PB, 20), /* D20 (SDA) */
110  .mux = GPIO_MUX_C,
111  .gclk_src = SAM0_GCLK_PERIPH,
112  .flags = I2C_FLAG_NONE
113  },
114  {
115  .dev = &(SERCOM6->I2CM),
116  .speed = I2C_SPEED_NORMAL,
117  .scl_pin = GPIO_PIN(PC, 17), /* D24 */
118  .sda_pin = GPIO_PIN(PC, 16), /* D25 */
119  .mux = GPIO_MUX_C,
120  .gclk_src = SAM0_GCLK_PERIPH,
121  .flags = I2C_FLAG_NONE
122  },
123 };
124 
125 #define I2C_NUMOF ARRAY_SIZE(i2c_config)
132 #define PWM_0_EN 1
133 
134 #if PWM_0_EN
135 /* PWM0 channels */
136 static const pwm_conf_chan_t pwm_chan0_config[] = {
137  /* GPIO pin, MUX value, TCC channel */
138  { GPIO_PIN(PA, 22), GPIO_MUX_G, 2 },
139 };
140 #endif
141 
142 /* PWM device configuration */
143 static const pwm_conf_t pwm_config[] = {
144 #if PWM_0_EN
145  { .tim = TCC_CONFIG(TCC0),
146  .chan = pwm_chan0_config,
147  .chan_numof = ARRAY_SIZE(pwm_chan0_config),
148  .gclk_src = SAM0_GCLK_PERIPH,
149  },
150 #endif
151 };
152 
153 /* number of devices that are actually defined */
154 #define PWM_NUMOF ARRAY_SIZE(pwm_config)
161 #ifndef RTT_FREQUENCY
162 #define RTT_FREQUENCY (32768U)
163 #endif
170 static const tc32_conf_t timer_config[] = {
171  { /* Timer 0 - System Clock */
172  .dev = TC0,
173  .irq = TC0_IRQn,
174  .mclk = &MCLK->APBAMASK.reg,
175  .mclk_mask = MCLK_APBAMASK_TC0 | MCLK_APBAMASK_TC1,
176  .gclk_id = TC0_GCLK_ID,
177  .gclk_src = SAM0_GCLK_TIMER,
178  .flags = TC_CTRLA_MODE_COUNT32,
179  },
180  { /* Timer 1 */
181  .dev = TC2,
182  .irq = TC2_IRQn,
183  .mclk = &MCLK->APBBMASK.reg,
184  .mclk_mask = MCLK_APBBMASK_TC2 | MCLK_APBBMASK_TC3,
185  .gclk_id = TC2_GCLK_ID,
186  .gclk_src = SAM0_GCLK_TIMER,
187  .flags = TC_CTRLA_MODE_COUNT32,
188  }
189 };
190 
191 /* Timer 0 configuration */
192 #define TIMER_0_CHANNELS 2
193 #define TIMER_0_ISR isr_tc0
194 
195 /* Timer 1 configuration */
196 #define TIMER_1_CHANNELS 2
197 #define TIMER_1_ISR isr_tc2
198 
199 #define TIMER_NUMOF ARRAY_SIZE(timer_config)
206 static const spi_conf_t spi_config[] = {
207  { /* SPI on XIO connector *AND* SPI on ISP */
208  .dev = &(SERCOM7->SPI),
209  .miso_pin = GPIO_PIN(PD, 11), /* D50 MISO */
210  .mosi_pin = GPIO_PIN(PD, 8), /* D51 MOSI */
211  .clk_pin = GPIO_PIN(PD, 9), /* D52 SCK */
212  .miso_mux = GPIO_MUX_C,
213  .mosi_mux = GPIO_MUX_C,
214  .clk_mux = GPIO_MUX_C,
215  .miso_pad = SPI_PAD_MISO_3,
216  .mosi_pad = SPI_PAD_MOSI_0_SCK_1,
217  .gclk_src = SAM0_GCLK_PERIPH,
218 #ifdef MODULE_PERIPH_DMA
219  .tx_trigger = SERCOM7_DMAC_ID_TX,
220  .rx_trigger = SERCOM7_DMAC_ID_RX,
221 #endif
222  },
223  { /* SD Card */
224  .dev = &(SERCOM2->SPI),
225  .miso_pin = GPIO_PIN(PB, 29),
226  .mosi_pin = GPIO_PIN(PB, 26),
227  .clk_pin = GPIO_PIN(PB, 27),
228  .miso_mux = GPIO_MUX_C,
229  .mosi_mux = GPIO_MUX_C,
230  .clk_mux = GPIO_MUX_C,
231  .miso_pad = SPI_PAD_MISO_3,
232  .mosi_pad = SPI_PAD_MOSI_0_SCK_1,
233  .gclk_src = SAM0_GCLK_PERIPH,
234 #ifdef MODULE_PERIPH_DMA
235  .tx_trigger = SERCOM2_DMAC_ID_TX,
236  .rx_trigger = SERCOM2_DMAC_ID_RX,
237 #endif
238  },
239 #ifdef MODULE_PERIPH_SPI_ON_QSPI
240  { /* QSPI in SPI mode */
241  .dev = QSPI,
242  .miso_pin = SAM0_QSPI_PIN_DATA_1,
243  .mosi_pin = SAM0_QSPI_PIN_DATA_0,
244  .clk_pin = SAM0_QSPI_PIN_CLK,
245  .miso_mux = SAM0_QSPI_MUX,
246  .mosi_mux = SAM0_QSPI_MUX,
247  .clk_mux = SAM0_QSPI_MUX,
248  .miso_pad = SPI_PAD_MISO_0, /* unused */
249  .mosi_pad = SPI_PAD_MOSI_0_SCK_1, /* unused */
250  .gclk_src = SAM0_GCLK_MAIN, /* unused */
251 #ifdef MODULE_PERIPH_DMA
252  .tx_trigger = QSPI_DMAC_ID_TX,
253  .rx_trigger = QSPI_DMAC_ID_RX,
254 #endif
255  },
256 #endif
257 };
258 
259 #define SPI_NUMOF ARRAY_SIZE(spi_config)
266 static const sam0_common_usb_config_t sam_usbdev_config[] = {
267  {
268  .dm = GPIO_PIN(PA, 24),
269  .dp = GPIO_PIN(PA, 25),
270  .d_mux = GPIO_MUX_H,
271  .device = &USB->DEVICE,
272  .gclk_src = SAM0_GCLK_PERIPH,
273  }
274 };
281 static const uart_conf_t uart_config[] = {
282  {
283  .dev = &SERCOM0->USART,
284  .rx_pin = GPIO_PIN(PB, 25), /* D0 (UART0_RX) */
285  .tx_pin = GPIO_PIN(PB, 24), /* D1 (UART0_TX) */
286 #ifdef MODULE_PERIPH_UART_HW_FC
287  .rts_pin = GPIO_UNDEF,
288  .cts_pin = GPIO_UNDEF,
289 #endif
290  .mux = GPIO_MUX_C,
291  .rx_pad = UART_PAD_RX_1,
292  .tx_pad = UART_PAD_TX_0,
293  .flags = UART_FLAG_NONE,
294  .gclk_src = SAM0_GCLK_PERIPH,
295  },
296  {
297  .dev = &SERCOM4->USART,
298  .rx_pin = GPIO_PIN(PB, 13), /* D19 (UART2_RX) */
299  .tx_pin = GPIO_PIN(PB, 12), /* D18 (UART2_TX) */
300 #ifdef MODULE_PERIPH_UART_HW_FC
301  .rts_pin = GPIO_UNDEF,
302  .cts_pin = GPIO_UNDEF,
303 #endif
304  .mux = GPIO_MUX_C,
305  .rx_pad = UART_PAD_RX_1,
306  .tx_pad = UART_PAD_TX_0,
307  .flags = UART_FLAG_NONE,
308  .gclk_src = SAM0_GCLK_PERIPH,
309  },
310  {
311  .dev = &SERCOM1->USART,
312  .rx_pin = GPIO_PIN(PC, 23), /* D17 (UART2_RX) */
313  .tx_pin = GPIO_PIN(PC, 22), /* D16 (UART2_TX) */
314 #ifdef MODULE_PERIPH_UART_HW_FC
315  .rts_pin = GPIO_UNDEF,
316  .cts_pin = GPIO_UNDEF,
317 #endif
318  .mux = GPIO_MUX_C,
319  .rx_pad = UART_PAD_RX_1,
320  .tx_pad = UART_PAD_TX_0,
321  .flags = UART_FLAG_NONE,
322  .gclk_src = SAM0_GCLK_PERIPH,
323  },
324 };
325 
326 /* interrupt function name mapping */
327 #define UART_0_ISR isr_sercom0_2
328 #define UART_0_ISR_TX isr_sercom0_0
329 #define UART_1_ISR isr_sercom4_2
330 #define UART_1_ISR_TX isr_sercom4_0
331 #define UART_2_ISR isr_sercom1_2
332 #define UART_2_ISR_TX isr_sercom1_0
333 
334 #define UART_NUMOF ARRAY_SIZE(uart_config)
337 #ifdef __cplusplus
338 }
339 #endif
340 
#define GPIO_PIN(x, y)
Define a CPU specific GPIO pin generator macro.
Definition: periph_cpu.h:45
#define GPIO_UNDEF
Definition of a fitting UNDEF value.
static const uart_conf_t uart_config[]
UART configuration.
Definition: periph_conf.h:38
static const spi_conf_t spi_config[]
SPI configuration.
Definition: periph_conf.h:96
static const i2c_conf_t i2c_config[]
I2C configuration.
Definition: periph_conf.h:68
static const timer_conf_t timer_config[]
All timers on board.
Definition: periph_conf.h:39
static const pwm_conf_t pwm_config[]
Actual PWM configuration.
Definition: periph_conf.h:221
#define ARRAY_SIZE(a)
Calculate the number of elements in a static array.
Definition: container.h:82
static const gpio_t adc_channels[]
Static array with declared ADC channels.
@ I2C_SPEED_NORMAL
normal mode: ~100 kbit/s
Definition: periph_cpu.h:277
@ UART_PAD_RX_1
select pad 1
@ PB
port B
@ PC
port C
@ PA
port A
@ PD
port D
@ I2C_FLAG_NONE
No flags set.
@ SPI_PAD_MISO_0
use pad 0 for MISO line
@ SPI_PAD_MISO_3
use pad 3 for MISO line
@ UART_FLAG_NONE
No flags set.
@ UART_PAD_TX_0
select pad 0
#define TCC_CONFIG(tim)
Static initializer for TCC timer configuration.
@ GPIO_MUX_H
select peripheral function H
@ GPIO_MUX_G
select peripheral function G
@ GPIO_MUX_C
select peripheral function C
@ SPI_PAD_MOSI_0_SCK_1
use pad 0 for MOSI, pad 1 for SCK
#define ADC1_INPUTCTRL_MUXPOS_PC03
Alias for AIN5.
Definition: periph_cpu.h:147
#define SAM0_GCLK_MAIN
120 MHz main clock
Definition: periph_cpu.h:73
#define ADC0_INPUTCTRL_MUXPOS_PA04
Alias for AIN4.
Definition: periph_cpu.h:129
#define ADC0_INPUTCTRL_MUXPOS_PA07
Alias for AIN7.
Definition: periph_cpu.h:132
#define ADC1_INPUTCTRL_MUXPOS_PC02
Alias for AIN4.
Definition: periph_cpu.h:146
#define SAM0_QSPI_PIN_CLK
Clock
Definition: periph_cpu.h:268
#define ADC1_INPUTCTRL_MUXPOS_PB05
Alias for AIN7.
Definition: periph_cpu.h:149
#define ADC1_INPUTCTRL_MUXPOS_PB04
Alias for AIN6.
Definition: periph_cpu.h:148
#define ADC1_INPUTCTRL_MUXPOS_PC00
Alias for AIN10.
Definition: periph_cpu.h:152
#define ADC0_INPUTCTRL_MUXPOS_PA05
Alias for AIN5.
Definition: periph_cpu.h:130
#define SAM0_QSPI_PIN_DATA_0
D0 / MOSI
Definition: periph_cpu.h:270
#define ADC1_INPUTCTRL_MUXPOS_PC01
Alias for AIN11.
Definition: periph_cpu.h:153
#define SAM0_QSPI_PIN_DATA_1
D1 / MISO
Definition: periph_cpu.h:271
#define ADC0_INPUTCTRL_MUXPOS_PB03
Alias for AIN15.
Definition: periph_cpu.h:140
#define ADC0_INPUTCTRL_MUXPOS_PB08
Alias for AIN2.
Definition: periph_cpu.h:127
#define ADC1_INPUTCTRL_MUXPOS_PB07
Alias for AIN9.
Definition: periph_cpu.h:151
#define SAM0_QSPI_MUX
QSPI mux
Definition: periph_cpu.h:274
#define ADC0_INPUTCTRL_MUXPOS_PB09
Alias for AIN3.
Definition: periph_cpu.h:128
#define ADC0_INPUTCTRL_MUXPOS_PA06
Alias for AIN6.
Definition: periph_cpu.h:131
#define ADC0_INPUTCTRL_MUXPOS_PA02
ADC pin aliases.
Definition: periph_cpu.h:125
#define SAM0_GCLK_PERIPH
12-48 MHz (DFLL) clock
Definition: periph_cpu.h:81
#define ADC1_INPUTCTRL_MUXPOS_PB06
Alias for AIN8.
Definition: periph_cpu.h:150
@ SAM0_GCLK_TIMER
4/8MHz clock for timers
Definition: periph_cpu.h:70
ADC Channel Configuration.
I2C configuration structure.
Definition: periph_cpu.h:298
TWI_t * dev
Pointer to hardware module registers.
Definition: periph_cpu.h:299
PWM channel configuration data structure.
PWM device configuration.
tc_tcc_cfg_t tim
timer configuration
USB peripheral parameters.
SPI device configuration.
Definition: periph_cpu.h:336
SPI_t * dev
pointer to the used SPI device
Definition: periph_cpu.h:337
Timer device configuration.
TC0_t * dev
Pointer to the used as Timer device.
Definition: periph_cpu.h:264
UART device configuration.
Definition: periph_cpu.h:217
USART_t * dev
pointer to the used UART device
Definition: periph_cpu.h:218