sdkconfig_esp32c3.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2022 Gunar Schorcht
3  *
4  * This file is subject to the terms and conditions of the GNU Lesser
5  * General Public License v2.1. See the file LICENSE in the top level
6  * directory for more details.
7  */
8 
9 #pragma once
10 
24 #ifndef DOXYGEN
25 
26 #ifdef __cplusplus
27 extern "C" {
28 #endif
29 
35 /* Mapping of Kconfig defines to the respective enumeration values */
36 #if CONFIG_ESP32C3_DEFAULT_CPU_FREQ_MHZ_2
37 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 2
38 #elif CONFIG_ESP32C3_DEFAULT_CPU_FREQ_MHZ_5
39 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 5
40 #elif CONFIG_ESP32C3_DEFAULT_CPU_FREQ_MHZ_10
41 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 10
42 #elif CONFIG_ESP32C3_DEFAULT_CPU_FREQ_MHZ_20
43 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 20
44 #elif CONFIG_ESP32C3_DEFAULT_CPU_FREQ_MHZ_40
45 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 40
46 #elif CONFIG_ESP32C3_DEFAULT_CPU_FREQ_MHZ_80
47 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
48 #elif CONFIG_ESP32C3_DEFAULT_CPU_FREQ_MHZ_160
49 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 160
50 #endif
51 
55 #ifndef CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ
56 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
57 #endif
58 
64 #define CONFIG_RTC_CLK_CAL_CYCLES 1024
65 
69 #define CONFIG_EFUSE_MAX_BLK_LEN 256
70 #define CONFIG_ESP_EFUSE_BLOCK_REV_MIN_FULL 0
71 #define CONFIG_ESP_EFUSE_BLOCK_REV_MAX_FULL 199
72 
76 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_STA 1
77 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_AP 1
78 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_BT 1
79 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_ETH 1
80 #define CONFIG_ESP32C3_UNIVERSAL_MAC_ADDRESSES 4
81 
85 #define CONFIG_ESP_TIMER_IMPL_SYSTIMER 1
86 
87 #define CONFIG_ESP32C3_DEBUG_OCDAWARE 1
88 #define CONFIG_ESP32C3_REV_MIN 3
89 
90 #define CONFIG_ESP32C3_BROWNOUT_DET 1
91 #define CONFIG_ESP32C3_BROWNOUT_DET_LVL 7
92 
96 #define CONFIG_ESP32C3_LIGHTSLEEP_GPIO_RESET_WORKAROUND 1
97 #define CONFIG_ESP_ROM_SUPPORT_DEEP_SLEEP_WAKEUP_STUB 1
98 #define CONFIG_ESP_SLEEP_GPIO_RESET_WORKAROUND 1
99 #define CONFIG_ESP_SLEEP_GPIO_ENABLE_INTERNAL_RESISTORS 0 /* we realize it */
100 #define CONFIG_ESP_SLEEP_FLASH_LEAKAGE_WORKAROUND 1
101 #define CONFIG_ESP_SLEEP_POWER_DOWN_FLASH 1
102 #define CONFIG_ESP_SLEEP_WAIT_FLASH_READY_EXTRA_DELAY 0
103 #define CONFIG_PM_POWER_DOWN_CPU_IN_LIGHT_SLEEP 1
104 
108 #define CONFIG_ESP_PHY_ENABLE_USB 1
109 
113 #ifdef MODULE_ESP_BLE
114 # define CONFIG_BT_ALARM_MAX_NUM 50
115 # define CONFIG_BT_BLE_CCA_MODE 0
116 # define CONFIG_BT_BLE_CCA_MODE_NONE 1
117 # define CONFIG_BT_CTRL_ADV_DUP_FILT_MAX 30
118 # define CONFIG_BT_CTRL_BLE_ADV_REPORT_DISCARD_THRSHOLD 20
119 # define CONFIG_BT_CTRL_BLE_ADV_REPORT_FLOW_CTRL_NUM 100
120 # define CONFIG_BT_CTRL_BLE_ADV_REPORT_FLOW_CTRL_SUPP 1
121 # define CONFIG_BT_CTRL_BLE_MAX_ACT 10
122 # define CONFIG_BT_CTRL_BLE_MAX_ACT_EFF 10
123 # define CONFIG_BT_CTRL_BLE_SCAN_DUPL 1
124 # define CONFIG_BT_CTRL_BLE_STATIC_ACL_TX_BUF_NB 0
125 # define CONFIG_BT_CTRL_CE_LENGTH_TYPE_EFF 0
126 # define CONFIG_BT_CTRL_CE_LENGTH_TYPE_ORIG 1
127 # define CONFIG_BT_CTRL_CHAN_ASS_EN 1
128 # define CONFIG_BT_CTRL_COEX_PHY_CODED_TX_RX_TLIM_DIS 1
129 # define CONFIG_BT_CTRL_COEX_PHY_CODED_TX_RX_TLIM_EFF 0
130 # define CONFIG_BT_CTRL_DFT_TX_POWER_LEVEL_EFF 11
131 # define CONFIG_BT_CTRL_DFT_TX_POWER_LEVEL_P9 1
132 # define CONFIG_BT_CTRL_DUPL_SCAN_CACHE_REFRESH_PERIOD 0
133 # define CONFIG_BT_CTRL_HCI_MODE_VHCI 1
134 # define CONFIG_BT_CTRL_HCI_TL 1
135 # define CONFIG_BT_CTRL_HCI_TL_EFF 1
136 # define CONFIG_BT_CTRL_HW_CCA_EFF 0
137 # define CONFIG_BT_CTRL_HW_CCA_VAL 20
138 # define CONFIG_BT_CTRL_LE_PING_EN 1
139 # define CONFIG_BT_CTRL_MODE_EFF 1
140 # define CONFIG_BT_CTRL_PINNED_TO_CORE 0
141 # define CONFIG_BT_CTRL_PINNED_TO_CORE_0 1
142 # define CONFIG_BT_CTRL_RX_ANTENNA_INDEX_0 1
143 # define CONFIG_BT_CTRL_RX_ANTENNA_INDEX_EFF 0
144 # define CONFIG_BT_CTRL_SCAN_DUPL_CACHE_SIZE 100
145 # define CONFIG_BT_CTRL_SCAN_DUPL_TYPE 0
146 # define CONFIG_BT_CTRL_SCAN_DUPL_TYPE_DEVICE 1
147 # define CONFIG_BT_CTRL_SLEEP_CLOCK_EFF 0
148 # define CONFIG_BT_CTRL_SLEEP_MODE_EFF 0
149 # define CONFIG_BT_CTRL_TX_ANTENNA_INDEX_0 1
150 # define CONFIG_BT_CTRL_TX_ANTENNA_INDEX_EFF 0
151 # define CONFIG_BT_NIMBLE_COEX_PHY_CODED_TX_RX_TLIM_DIS 1
152 #endif
153 
154 /* According to the ESP32-C3 Errata Sheet ADC2 does not work correctly.
155  * To use ADC2 and GPIO5 as ADC channel, CONFIG_ADC_ONESHOT_FORCE_USE_ADC2_ON_C3
156  * has to be set (default). */
157 #ifndef CONFIG_ADC_ONESHOT_FORCE_USE_ADC2_ON_C3
158 # define CONFIG_ADC_ONESHOT_FORCE_USE_ADC2_ON_C3 1
159 #endif
160 
161 /* According to the ESP32-C3 Errata Sheet ADC2 does not work correctly.
162  * To use ADC2 and GPIO5 as ADC channel, CONFIG_ADC_ONESHOT_FORCE_USE_ADC2_ON_C3
163  * has to be set (default). */
164 #ifndef CONFIG_ADC_ONESHOT_FORCE_USE_ADC2_ON_C3
165 #define CONFIG_ADC_ONESHOT_FORCE_USE_ADC2_ON_C3 1
166 #endif
167 
168 #ifdef __cplusplus
169 }
170 #endif
171 
172 #endif /* DOXYGEN */