sdkconfig_esp32s3.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2022 Gunar Schorcht
3  *
4  * This file is subject to the terms and conditions of the GNU Lesser
5  * General Public License v2.1. See the file LICENSE in the top level
6  * directory for more details.
7  */
8 
9 #pragma once
10 
24 #ifndef DOXYGEN
25 
26 #ifdef __cplusplus
27 extern "C" {
28 #endif
29 
35 /* Mapping of Kconfig defines to the respective enumeration values */
36 #if CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_2
37 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 2
38 #elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_5
39 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 5
40 #elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_10
41 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 10
42 #elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_20
43 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 20
44 #elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_40
45 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 40
46 #elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_80
47 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
48 #elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_160
49 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 160
50 #elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_240
51 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 240
52 #endif
53 
57 #ifndef CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ
58 # define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
59 #endif
60 
66 #define CONFIG_RTC_CLK_CAL_CYCLES 1024
67 
71 #define CONFIG_EFUSE_MAX_BLK_LEN 256
72 #define CONFIG_ESP_EFUSE_BLOCK_REV_MIN_FULL 0
73 #define CONFIG_ESP_EFUSE_BLOCK_REV_MAX_FULL 199
74 
78 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_STA 1
79 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_AP 1
80 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_BT 1
81 #define CONFIG_ESP_MAC_ADDR_UNIVERSE_ETH 1
82 #define CONFIG_ESP32S3_UNIVERSAL_MAC_ADDRESSES 4
83 
87 #define CONFIG_ESPTOOLPY_FLASHFREQ_80M 1
88 #define CONFIG_ESPTOOLPY_FLASHFREQ "80m"
89 #define CONFIG_ESPTOOLPY_FLASH_SAMPLE_MODE_STR 1
90 
94 #define CONFIG_ESP32S3_TRACEMEM_RESERVE_DRAM 0x0
95 
96 #define CONFIG_ESP_BROWNOUT_DET 1
97 #define CONFIG_ESP_BROWNOUT_DET_LVL 7
98 #define CONFIG_ESP_CONSOLE_MULTIPLE_UART 1
99 #define CONFIG_ESP_DEBUG_OCDAWARE 1
100 #define CONFIG_ESP_TIMER_IMPL_SYSTIMER 1
101 
102 #define CONFIG_ULP_COPROC_RESERVE_MEM 0
103 
107 #define CONFIG_ESP_SLEEP_RTC_BUS_ISO_WORKAROUND 1
108 #define CONFIG_ESP_SLEEP_GPIO_RESET_WORKAROUND 1
109 #define CONFIG_ESP_SLEEP_WAIT_FLASH_READY_EXTRA_DELAY 2000
110 
114 #define CONFIG_ESP_PHY_ENABLE_USB 1
115 #ifdef MODULE_ESP_IDF_USB
116 # define CONFIG_USB_OTG_SUPPORTED 1
117 #endif
118 
122 #ifdef MODULE_ESP_SPI_RAM
123 #ifdef MODULE_ESP_SPI_OCT
124 # define CONFIG_SPIRAM_MODE_OCT 1
125 #else
126 # define CONFIG_SPIRAM_MODE_QUAD 1
127 #endif
128 # define CONFIG_SPIRAM_CLK_IO 30
129 # define CONFIG_SPIRAM_CS_IO 26
130 #endif
131 
135 #define CONFIG_ESP32S3_INSTRUCTION_CACHE_16KB 1
136 #define CONFIG_ESP32S3_INSTRUCTION_CACHE_SIZE 0x4000
137 #define CONFIG_ESP32S3_INSTRUCTION_CACHE_8WAYS 1
138 #define CONFIG_ESP32S3_ICACHE_ASSOCIATED_WAYS 8
139 #define CONFIG_ESP32S3_INSTRUCTION_CACHE_LINE_32B 1
140 #define CONFIG_ESP32S3_INSTRUCTION_CACHE_LINE_SIZE 32
141 #define CONFIG_ESP32S3_DATA_CACHE_32KB 1
142 #define CONFIG_ESP32S3_DATA_CACHE_SIZE 0x8000
143 #define CONFIG_ESP32S3_DATA_CACHE_8WAYS 1
144 #define CONFIG_ESP32S3_DCACHE_ASSOCIATED_WAYS 8
145 #define CONFIG_ESP32S3_DATA_CACHE_LINE_32B 1
146 #define CONFIG_ESP32S3_DATA_CACHE_LINE_SIZE 32
147 
151 #ifdef MODULE_ESP_BLE
152 # define CONFIG_BT_ALARM_MAX_NUM 50
153 # define CONFIG_BT_BLE_CCA_MODE 0
154 # define CONFIG_BT_BLE_CCA_MODE_NONE 1
155 # define CONFIG_BT_CTRL_ADV_DUP_FILT_MAX 30
156 # define CONFIG_BT_CTRL_BLE_ADV_REPORT_DISCARD_THRSHOLD 20
157 # define CONFIG_BT_CTRL_BLE_ADV_REPORT_FLOW_CTRL_NUM 100
158 # define CONFIG_BT_CTRL_BLE_ADV_REPORT_FLOW_CTRL_SUPP 1
159 # define CONFIG_BT_CTRL_BLE_MAX_ACT 10
160 # define CONFIG_BT_CTRL_BLE_MAX_ACT_EFF 10
161 # define CONFIG_BT_CTRL_BLE_SCAN_DUPL 1
162 # define CONFIG_BT_CTRL_BLE_STATIC_ACL_TX_BUF_NB 0
163 # define CONFIG_BT_CTRL_CE_LENGTH_TYPE_EFF 0
164 # define CONFIG_BT_CTRL_CE_LENGTH_TYPE_ORIG 1
165 # define CONFIG_BT_CTRL_CHAN_ASS_EN 1
166 # define CONFIG_BT_CTRL_COEX_PHY_CODED_TX_RX_TLIM_DIS 1
167 # define CONFIG_BT_CTRL_COEX_PHY_CODED_TX_RX_TLIM_EFF 0
168 # define CONFIG_BT_CTRL_DFT_TX_POWER_LEVEL_EFF 11
169 # define CONFIG_BT_CTRL_DFT_TX_POWER_LEVEL_P9 1
170 # define CONFIG_BT_CTRL_DUPL_SCAN_CACHE_REFRESH_PERIOD 0
171 # define CONFIG_BT_CTRL_HCI_MODE_VHCI 1
172 # define CONFIG_BT_CTRL_HCI_TL 1
173 # define CONFIG_BT_CTRL_HCI_TL_EFF 1
174 # define CONFIG_BT_CTRL_HW_CCA_EFF 0
175 # define CONFIG_BT_CTRL_HW_CCA_VAL 20
176 # define CONFIG_BT_CTRL_LE_PING_EN 1
177 # define CONFIG_BT_CTRL_MODE_EFF 1
178 # define CONFIG_BT_CTRL_PINNED_TO_CORE 0
179 # define CONFIG_BT_CTRL_PINNED_TO_CORE_0 1
180 # define CONFIG_BT_CTRL_RX_ANTENNA_INDEX_0 1
181 # define CONFIG_BT_CTRL_RX_ANTENNA_INDEX_EFF 0
182 # define CONFIG_BT_CTRL_SCAN_DUPL_CACHE_SIZE 100
183 # define CONFIG_BT_CTRL_SCAN_DUPL_TYPE 0
184 # define CONFIG_BT_CTRL_SCAN_DUPL_TYPE_DEVICE 1
185 # define CONFIG_BT_CTRL_SLEEP_CLOCK_EFF 0
186 # define CONFIG_BT_CTRL_SLEEP_MODE_EFF 0
187 # define CONFIG_BT_CTRL_TX_ANTENNA_INDEX_0 1
188 # define CONFIG_BT_CTRL_TX_ANTENNA_INDEX_EFF 0
189 #endif
190 
191 #ifdef __cplusplus
192 }
193 #endif
194 
195 #endif /* DOXYGEN */