periph_conf.h
Go to the documentation of this file.
1 /*
2  * SPDX-FileCopyrightText: 2014-2016 Freie Universität Berlin
3  * SPDX-FileCopyrightText: 2014 PHYTEC Messtechnik GmbH
4  * SPDX-License-Identifier: LGPL-2.1-only
5  */
6 
7 #pragma once
8 
21 #include "periph_cpu.h"
22 
23 #ifdef __cplusplus
24 extern "C"
25 {
26 #endif
27 
32 static const clock_config_t clock_config = {
33  /*
34  * This configuration results in the system running from the PLL output with
35  * the following clock frequencies:
36  * Core: 48 MHz
37  * Bus: 48 MHz
38  * Flash: 24 MHz
39  */
40  .clkdiv1 = SIM_CLKDIV1_OUTDIV1(0) | SIM_CLKDIV1_OUTDIV2(0) |
41  SIM_CLKDIV1_OUTDIV4(1),
42  .rtc_clc = 0, /* External load caps on the FRDM-K22F board */
43  .osc32ksel = SIM_SOPT1_OSC32KSEL(2),
44  .clock_flags =
45  /* No OSC0_EN, use modem clock from EXTAL0 */
46  KINETIS_CLOCK_RTCOSC_EN |
47  KINETIS_CLOCK_USE_FAST_IRC |
48  0,
49  .default_mode = KINETIS_MCG_MODE_PEE,
50  /* The modem generates a 4 MHz clock signal */
51  .erc_range = KINETIS_MCG_ERC_RANGE_HIGH,
52  .osc_clc = 0, /* OSC0 is unused*/
53  .oscsel = MCG_C7_OSCSEL(0), /* Use EXTAL0 for external clock */
54  .fcrdiv = MCG_SC_FCRDIV(0), /* Fast IRC divide by 1 => 4 MHz */
55  .fll_frdiv = MCG_C1_FRDIV(0b010), /* Divide by 128 */
56  .fll_factor_fei = KINETIS_MCG_FLL_FACTOR_1464, /* FLL freq = 48 MHz */
57  .fll_factor_fee = KINETIS_MCG_FLL_FACTOR_1280, /* FLL freq = 40 MHz */
58  .pll_prdiv = MCG_C5_PRDIV0(0b00001), /* Divide by 2 */
59  .pll_vdiv = MCG_C6_VDIV0(0b00000), /* Multiply by 24 => PLL freq = 48 MHz */
60 };
61 #define CLOCK_CORECLOCK (48000000ul)
62 #define CLOCK_BUSCLOCK (CLOCK_CORECLOCK / 1)
69 #define PIT_NUMOF (2U)
70 #define PIT_CONFIG { \
71  { \
72  .prescaler_ch = 0, \
73  .count_ch = 1, \
74  }, \
75  { \
76  .prescaler_ch = 2, \
77  .count_ch = 3, \
78  }, \
79  }
80 #define LPTMR_NUMOF (0U)
81 #define LPTMR_CONFIG {}
82 #define TIMER_NUMOF ((PIT_NUMOF) + (LPTMR_NUMOF))
83 
84 #define PIT_BASECLOCK (CLOCK_BUSCLOCK)
85 #define PIT_ISR_0 isr_pit1
86 #define PIT_ISR_1 isr_pit3
93 static const uart_conf_t uart_config[] = {
94  {
95  .dev = UART2,
96  .freq = CLOCK_BUSCLOCK,
97  .pin_rx = GPIO_PIN(PORT_D, 2),
98  .pin_tx = GPIO_PIN(PORT_D, 3),
99  .pcr_rx = PORT_PCR_MUX(3),
100  .pcr_tx = PORT_PCR_MUX(3),
101  .irqn = UART2_RX_TX_IRQn,
102  .scgc_addr = &SIM->SCGC4,
103  .scgc_bit = SIM_SCGC4_UART2_SHIFT,
104  .mode = UART_MODE_8N1,
105  .type = KINETIS_UART,
106  },
107  {
108  .dev = UART0,
109  .freq = CLOCK_CORECLOCK,
110  .pin_rx = GPIO_PIN(PORT_D, 6),
111  .pin_tx = GPIO_PIN(PORT_D, 7),
112  .pcr_rx = PORT_PCR_MUX(3),
113  .pcr_tx = PORT_PCR_MUX(3),
114  .irqn = UART0_RX_TX_IRQn,
115  .scgc_addr = &SIM->SCGC4,
116  .scgc_bit = SIM_SCGC4_UART0_SHIFT,
117  .mode = UART_MODE_8N1,
118  .type = KINETIS_UART,
119  }
120 };
121 
122 #define UART_0_ISR (isr_uart2_rx_tx)
123 #define UART_1_ISR (isr_uart0_rx_tx)
124 
125 #define UART_NUMOF ARRAY_SIZE(uart_config)
132 static const adc_conf_t adc_config[] = {
133  [ 0] = { .dev = ADC0, .pin = GPIO_PIN(PORT_E, 2), .chan = 1, .avg = ADC_AVG_MAX },
134  [ 1] = { .dev = ADC0, .pin = GPIO_PIN(PORT_E, 3), .chan = 1, .avg = ADC_AVG_MAX },
135  [ 2] = { .dev = ADC0, .pin = GPIO_PIN(PORT_D, 7), .chan = 22, .avg = ADC_AVG_MAX },
136  [ 3] = { .dev = ADC0, .pin = GPIO_PIN(PORT_D, 5), .chan = 6, .avg = ADC_AVG_MAX },
137  [ 4] = { .dev = ADC0, .pin = GPIO_PIN(PORT_E, 0), .chan = 10, .avg = ADC_AVG_MAX },
138  [ 5] = { .dev = ADC0, .pin = GPIO_PIN(PORT_E, 1), .chan = 11, .avg = ADC_AVG_MAX }
139 };
140 
141 #define ADC_NUMOF ARRAY_SIZE(adc_config)
142 /*
143  * KW2xD ADC reference settings:
144  * 0: VREFH/VREFL external pin pair
145  * 1-3: reserved
146  */
147 #define ADC_REF_SETTING 0
154 static const pwm_conf_t pwm_config[] = {
155  {
156  .ftm = FTM0,
157  .chan = {
158  { .pin = GPIO_PIN(PORT_A, 4), .af = 3, .ftm_chan = 1 },
159  { .pin = GPIO_PIN(PORT_D, 4), .af = 4, .ftm_chan = 4 },
160  { .pin = GPIO_PIN(PORT_D, 6), .af = 4, .ftm_chan = 6 },
161  { .pin = GPIO_PIN(PORT_A, 1), .af = 3, .ftm_chan = 1 }
162  },
163  .chan_numof = 4,
164  .ftm_num = 0
165  }
166 };
167 
168 #define PWM_NUMOF ARRAY_SIZE(pwm_config)
181 static const uint32_t spi_clk_config[] = {
182  (
183  SPI_CTAR_PBR(0) | SPI_CTAR_BR(8) | /* -> 93750Hz */
184  SPI_CTAR_PCSSCK(0) | SPI_CTAR_CSSCK(8) |
185  SPI_CTAR_PASC(0) | SPI_CTAR_ASC(8) |
186  SPI_CTAR_PDT(0) | SPI_CTAR_DT(8)
187  ),
188  (
189  SPI_CTAR_PBR(0) | SPI_CTAR_BR(6) | /* -> 375000Hz */
190  SPI_CTAR_PCSSCK(0) | SPI_CTAR_CSSCK(6) |
191  SPI_CTAR_PASC(0) | SPI_CTAR_ASC(6) |
192  SPI_CTAR_PDT(0) | SPI_CTAR_DT(6)
193  ),
194  (
195  SPI_CTAR_PBR(1) | SPI_CTAR_BR(4) | /* -> 1000000Hz */
196  SPI_CTAR_PCSSCK(1) | SPI_CTAR_CSSCK(3) |
197  SPI_CTAR_PASC(1) | SPI_CTAR_ASC(3) |
198  SPI_CTAR_PDT(1) | SPI_CTAR_DT(3)
199  ),
200  (
201  SPI_CTAR_PBR(2) | SPI_CTAR_BR(0) | /* -> 4800000Hz */
202  SPI_CTAR_PCSSCK(2) | SPI_CTAR_CSSCK(0) |
203  SPI_CTAR_PASC(2) | SPI_CTAR_ASC(0) |
204  SPI_CTAR_PDT(2) | SPI_CTAR_DT(0)
205  ),
206  (
207  SPI_CTAR_PBR(1) | SPI_CTAR_BR(0) | /* -> 8000000Hz */
208  SPI_CTAR_PCSSCK(1) | SPI_CTAR_CSSCK(0) |
209  SPI_CTAR_PASC(1) | SPI_CTAR_ASC(0) |
210  SPI_CTAR_PDT(1) | SPI_CTAR_DT(0)
211  )
212 };
213 
214 static const spi_conf_t spi_config[] = {
215  {
216  .dev = SPI0,
217  .pin_miso = GPIO_PIN(PORT_C, 7),
218  .pin_mosi = GPIO_PIN(PORT_C, 6),
219  .pin_clk = GPIO_PIN(PORT_C, 5),
220  .pin_cs = {
221  GPIO_PIN(PORT_C, 4),
222  SPI_CS_UNDEF,
223  SPI_CS_UNDEF,
224  SPI_CS_UNDEF,
225  SPI_CS_UNDEF,
226  },
227  .pcr = GPIO_AF_2,
228  .simmask = SIM_SCGC6_SPI0_MASK
229  },
230  {
231  .dev = SPI1,
232  .pin_miso = GPIO_PIN(PORT_B, 17),
233  .pin_mosi = GPIO_PIN(PORT_B, 16),
234  .pin_clk = GPIO_PIN(PORT_B, 11),
235  .pin_cs = {
236  GPIO_PIN(PORT_B, 10),
237  SPI_CS_UNDEF,
238  SPI_CS_UNDEF,
239  SPI_CS_UNDEF,
240  SPI_CS_UNDEF,
241  },
242  .pcr = GPIO_AF_2,
243  .simmask = SIM_SCGC6_SPI1_MASK
244  }
245 };
246 
247 #define SPI_NUMOF ARRAY_SIZE(spi_config)
254 static const i2c_conf_t i2c_config[] = {
255  {
256  .i2c = I2C1,
257  .scl_pin = GPIO_PIN(PORT_E, 1),
258  .sda_pin = GPIO_PIN(PORT_E, 0),
259  .freq = CLOCK_BUSCLOCK,
260  .speed = I2C_SPEED_FAST,
261  .irqn = I2C1_IRQn,
262  .scl_pcr = (PORT_PCR_MUX(6) | PORT_PCR_ODE_MASK),
263  .sda_pcr = (PORT_PCR_MUX(6) | PORT_PCR_ODE_MASK),
264  },
265 };
266 #define I2C_NUMOF ARRAY_SIZE(i2c_config)
267 #define I2C_0_ISR (isr_i2c1)
270 #ifdef __cplusplus
271 }
272 #endif
273 
@ PORT_B
port B
Definition: periph_cpu.h:44
@ PORT_C
port C
Definition: periph_cpu.h:45
@ PORT_E
port E
Definition: periph_cpu.h:47
@ PORT_A
port A
Definition: periph_cpu.h:43
@ PORT_D
port D
Definition: periph_cpu.h:46
#define GPIO_PIN(x, y)
Define a CPU specific GPIO pin generator macro.
Definition: periph_cpu.h:42
static const uart_conf_t uart_config[]
UART configuration.
Definition: periph_conf.h:35
static const spi_conf_t spi_config[]
SPI configuration.
Definition: periph_conf.h:93
static const i2c_conf_t i2c_config[]
I2C configuration.
Definition: periph_conf.h:65
static const adc_conf_t adc_config[]
ADC configuration.
Definition: periph_conf.h:247
static const pwm_conf_t pwm_config[]
Actual PWM configuration.
Definition: periph_conf.h:218
static const spi_clk_conf_t spi_clk_config[]
Pre-calculated clock divider values based on a CLOCK_CORECLOCK (32MHz)
Definition: periph_cpu.h:278
#define SPI_CS_UNDEF
Define value for unused CS line.
Definition: periph_cpu.h:362
#define UART0
UART0 register bank.
#define CLOCK_BUSCLOCK
Bus clock frequency, used by several hardware modules in Kinetis CPUs.
Definition: mcg.h:146
#define CLOCK_CORECLOCK
System core clock in Hz.
Definition: periph_conf.h:34
@ I2C_SPEED_FAST
fast mode: ~400 kbit/s
Definition: periph_cpu.h:275
@ KINETIS_UART
Kinetis UART module type.
Definition: periph_cpu.h:537
@ UART_MODE_8N1
8 data bits, no parity, 1 stop bit
Definition: periph_cpu.h:293
#define ADC_AVG_MAX
Maximum hardware averaging (32 samples)
Definition: periph_cpu.h:373
ADC device configuration.
Definition: periph_cpu.h:374
ADC_TypeDef * dev
ADC device used.
Definition: periph_cpu.h:375
I2C configuration structure.
Definition: periph_cpu.h:295
I2C_Type * i2c
Pointer to hardware module registers.
Definition: periph_cpu.h:458
gpio_t pin
GPIO pin mapped to this channel.
Definition: periph_cpu.h:469
PWM device configuration.
pwm_chan_t chan[TIMER_CHANNEL_NUMOF]
channel mapping set to {GPIO_UNDEF, 0} if not used
Definition: periph_cpu.h:482
SPI device configuration.
Definition: periph_cpu.h:333
SPI_t * dev
pointer to the used SPI device
Definition: periph_cpu.h:334
UART device configuration.
Definition: periph_cpu.h:214
USART_t * dev
pointer to the used UART device
Definition: periph_cpu.h:215