periph_conf.h
Go to the documentation of this file.
1 /*
2  * SPDX-FileCopyrightText: 2021 ML!PA Consulting GmbH
3  * SPDX-FileCopyrightText: 2023 Gunar Schorcht
4  * SPDX-License-Identifier: LGPL-2.1-only
5  */
6 
7 #pragma once
8 
20 #include "periph_cpu.h"
21 
22 #ifdef __cplusplus
23 extern "C" {
24 #endif
25 
30 #ifndef CLOCK_CORECLOCK
31 #define CLOCK_CORECLOCK MHZ(120)
32 #endif
39 #define EXTERNAL_OSC32_SOURCE 1
40 #define INTERNAL_OSC32_SOURCE 0
41 #define ULTRA_LOW_POWER_INTERNAL_OSC_SOURCE 0
48 #define USE_VREG_BUCK (1)
49 
55 /* ADC Default values */
56 #define ADC_GCLK_SRC SAM0_GCLK_PERIPH
57 #define ADC_PRESCALER ADC_CTRLA_PRESCALER_DIV8
58 
59 #define ADC_NEG_INPUT ADC_INPUTCTRL_MUXNEG(0x18u)
60 #define ADC_REF_DEFAULT ADC_REFCTRL_REFSEL_INTVCC1
61 
62 static const adc_conf_chan_t adc_channels[] = {
63  /* port, pin, muxpos, dev */
64  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA02, .dev = ADC0 }, /* A0 */
65  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA05, .dev = ADC0 }, /* A1 */
66  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PB03, .dev = ADC0 }, /* A2 */
67  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC00, .dev = ADC1 }, /* A3 */
68  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC01, .dev = ADC1 }, /* A4 */
69  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC02, .dev = ADC1 }, /* A5 */
70  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PC03, .dev = ADC1 }, /* A6 */
71  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB04, .dev = ADC1 }, /* A7 */
72  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB05, .dev = ADC1 }, /* A8 */
73  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB06, .dev = ADC1 }, /* A9 */
74  { .inputctrl = ADC1_INPUTCTRL_MUXPOS_PB07, .dev = ADC1 }, /* A10 */
75  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PB08, .dev = ADC0 }, /* A11 */
76  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PB09, .dev = ADC0 }, /* A12 */
77  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA04, .dev = ADC0 }, /* A13 */
78  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA06, .dev = ADC0 }, /* A14 */
79  { .inputctrl = ADC0_INPUTCTRL_MUXPOS_PA07, .dev = ADC0 }, /* A15 */
80 };
81 
82 #define ADC_NUMOF ARRAY_SIZE(adc_channels)
89  /* Must not exceed 12 MHz */
90 #define DAC_CLOCK SAM0_GCLK_TIMER
91  /* Use external reference voltage on PA03 */
92  /* (You have to manually connect PA03 with Vcc) */
93  /* Internal reference only gives 1V */
94 #define DAC_VREF DAC_CTRLB_REFSEL_VREFPU
101 static const i2c_conf_t i2c_config[] = {
102  {
103  .dev = &(SERCOM3->I2CM),
104  .speed = I2C_SPEED_NORMAL,
105  .scl_pin = GPIO_PIN(PB, 21), /* D21 (SCL) */
106  .sda_pin = GPIO_PIN(PB, 20), /* D20 (SDA) */
107  .mux = GPIO_MUX_C,
108  .gclk_src = SAM0_GCLK_PERIPH,
109  .flags = I2C_FLAG_NONE
110  },
111  {
112  .dev = &(SERCOM6->I2CM),
113  .speed = I2C_SPEED_NORMAL,
114  .scl_pin = GPIO_PIN(PC, 17), /* D24 */
115  .sda_pin = GPIO_PIN(PC, 16), /* D25 */
116  .mux = GPIO_MUX_C,
117  .gclk_src = SAM0_GCLK_PERIPH,
118  .flags = I2C_FLAG_NONE
119  },
120 };
121 
122 #define I2C_NUMOF ARRAY_SIZE(i2c_config)
129 #define PWM_0_EN 1
130 
131 #if PWM_0_EN
132 /* PWM0 channels */
133 static const pwm_conf_chan_t pwm_chan0_config[] = {
134  /* GPIO pin, MUX value, TCC channel */
135  { GPIO_PIN(PA, 22), GPIO_MUX_G, 2 },
136 };
137 #endif
138 
139 /* PWM device configuration */
140 static const pwm_conf_t pwm_config[] = {
141 #if PWM_0_EN
142  { .tim = TCC_CONFIG(TCC0),
143  .chan = pwm_chan0_config,
144  .chan_numof = ARRAY_SIZE(pwm_chan0_config),
145  .gclk_src = SAM0_GCLK_PERIPH,
146  },
147 #endif
148 };
149 
150 /* number of devices that are actually defined */
151 #define PWM_NUMOF ARRAY_SIZE(pwm_config)
158 #ifndef RTT_FREQUENCY
159 #define RTT_FREQUENCY (32768U)
160 #endif
167 static const tc32_conf_t timer_config[] = {
168  { /* Timer 0 - System Clock */
169  .dev = TC0,
170  .irq = TC0_IRQn,
171  .mclk = &MCLK->APBAMASK.reg,
172  .mclk_mask = MCLK_APBAMASK_TC0 | MCLK_APBAMASK_TC1,
173  .gclk_id = TC0_GCLK_ID,
174  .gclk_src = SAM0_GCLK_TIMER,
175  .flags = TC_CTRLA_MODE_COUNT32,
176  },
177  { /* Timer 1 */
178  .dev = TC2,
179  .irq = TC2_IRQn,
180  .mclk = &MCLK->APBBMASK.reg,
181  .mclk_mask = MCLK_APBBMASK_TC2 | MCLK_APBBMASK_TC3,
182  .gclk_id = TC2_GCLK_ID,
183  .gclk_src = SAM0_GCLK_TIMER,
184  .flags = TC_CTRLA_MODE_COUNT32,
185  }
186 };
187 
188 /* Timer 0 configuration */
189 #define TIMER_0_CHANNELS 2
190 #define TIMER_0_ISR isr_tc0
191 
192 /* Timer 1 configuration */
193 #define TIMER_1_CHANNELS 2
194 #define TIMER_1_ISR isr_tc2
195 
196 #define TIMER_NUMOF ARRAY_SIZE(timer_config)
203 static const spi_conf_t spi_config[] = {
204  { /* SPI on XIO connector *AND* SPI on ISP */
205  .dev = &(SERCOM7->SPI),
206  .miso_pin = GPIO_PIN(PD, 11), /* D50 MISO */
207  .mosi_pin = GPIO_PIN(PD, 8), /* D51 MOSI */
208  .clk_pin = GPIO_PIN(PD, 9), /* D52 SCK */
209  .miso_mux = GPIO_MUX_C,
210  .mosi_mux = GPIO_MUX_C,
211  .clk_mux = GPIO_MUX_C,
212  .miso_pad = SPI_PAD_MISO_3,
213  .mosi_pad = SPI_PAD_MOSI_0_SCK_1,
214  .gclk_src = SAM0_GCLK_PERIPH,
215 #ifdef MODULE_PERIPH_DMA
216  .tx_trigger = SERCOM7_DMAC_ID_TX,
217  .rx_trigger = SERCOM7_DMAC_ID_RX,
218 #endif
219  },
220  { /* SD Card */
221  .dev = &(SERCOM2->SPI),
222  .miso_pin = GPIO_PIN(PB, 29),
223  .mosi_pin = GPIO_PIN(PB, 26),
224  .clk_pin = GPIO_PIN(PB, 27),
225  .miso_mux = GPIO_MUX_C,
226  .mosi_mux = GPIO_MUX_C,
227  .clk_mux = GPIO_MUX_C,
228  .miso_pad = SPI_PAD_MISO_3,
229  .mosi_pad = SPI_PAD_MOSI_0_SCK_1,
230  .gclk_src = SAM0_GCLK_PERIPH,
231 #ifdef MODULE_PERIPH_DMA
232  .tx_trigger = SERCOM2_DMAC_ID_TX,
233  .rx_trigger = SERCOM2_DMAC_ID_RX,
234 #endif
235  },
236 #ifdef MODULE_PERIPH_SPI_ON_QSPI
237  { /* QSPI in SPI mode */
238  .dev = QSPI,
239  .miso_pin = SAM0_QSPI_PIN_DATA_1,
240  .mosi_pin = SAM0_QSPI_PIN_DATA_0,
241  .clk_pin = SAM0_QSPI_PIN_CLK,
242  .miso_mux = SAM0_QSPI_MUX,
243  .mosi_mux = SAM0_QSPI_MUX,
244  .clk_mux = SAM0_QSPI_MUX,
245  .miso_pad = SPI_PAD_MISO_0, /* unused */
246  .mosi_pad = SPI_PAD_MOSI_0_SCK_1, /* unused */
247  .gclk_src = SAM0_GCLK_MAIN, /* unused */
248 #ifdef MODULE_PERIPH_DMA
249  .tx_trigger = QSPI_DMAC_ID_TX,
250  .rx_trigger = QSPI_DMAC_ID_RX,
251 #endif
252  },
253 #endif
254 };
255 
256 #define SPI_NUMOF ARRAY_SIZE(spi_config)
263 static const sam0_common_usb_config_t sam_usbdev_config[] = {
264  {
265  .dm = GPIO_PIN(PA, 24),
266  .dp = GPIO_PIN(PA, 25),
267  .d_mux = GPIO_MUX_H,
268  .device = &USB->DEVICE,
269  .gclk_src = SAM0_GCLK_PERIPH,
270  }
271 };
278 static const uart_conf_t uart_config[] = {
279  {
280  .dev = &SERCOM0->USART,
281  .rx_pin = GPIO_PIN(PB, 25), /* D0 (UART0_RX) */
282  .tx_pin = GPIO_PIN(PB, 24), /* D1 (UART0_TX) */
283 #ifdef MODULE_PERIPH_UART_HW_FC
284  .rts_pin = GPIO_UNDEF,
285  .cts_pin = GPIO_UNDEF,
286 #endif
287  .mux = GPIO_MUX_C,
288  .rx_pad = UART_PAD_RX_1,
289  .tx_pad = UART_PAD_TX_0,
290  .flags = UART_FLAG_NONE,
291  .gclk_src = SAM0_GCLK_PERIPH,
292  },
293  {
294  .dev = &SERCOM4->USART,
295  .rx_pin = GPIO_PIN(PB, 13), /* D19 (UART2_RX) */
296  .tx_pin = GPIO_PIN(PB, 12), /* D18 (UART2_TX) */
297 #ifdef MODULE_PERIPH_UART_HW_FC
298  .rts_pin = GPIO_UNDEF,
299  .cts_pin = GPIO_UNDEF,
300 #endif
301  .mux = GPIO_MUX_C,
302  .rx_pad = UART_PAD_RX_1,
303  .tx_pad = UART_PAD_TX_0,
304  .flags = UART_FLAG_NONE,
305  .gclk_src = SAM0_GCLK_PERIPH,
306  },
307  {
308  .dev = &SERCOM1->USART,
309  .rx_pin = GPIO_PIN(PC, 23), /* D17 (UART2_RX) */
310  .tx_pin = GPIO_PIN(PC, 22), /* D16 (UART2_TX) */
311 #ifdef MODULE_PERIPH_UART_HW_FC
312  .rts_pin = GPIO_UNDEF,
313  .cts_pin = GPIO_UNDEF,
314 #endif
315  .mux = GPIO_MUX_C,
316  .rx_pad = UART_PAD_RX_1,
317  .tx_pad = UART_PAD_TX_0,
318  .flags = UART_FLAG_NONE,
319  .gclk_src = SAM0_GCLK_PERIPH,
320  },
321 };
322 
323 /* interrupt function name mapping */
324 #define UART_0_ISR isr_sercom0_2
325 #define UART_0_ISR_TX isr_sercom0_0
326 #define UART_1_ISR isr_sercom4_2
327 #define UART_1_ISR_TX isr_sercom4_0
328 #define UART_2_ISR isr_sercom1_2
329 #define UART_2_ISR_TX isr_sercom1_0
330 
331 #define UART_NUMOF ARRAY_SIZE(uart_config)
334 #ifdef __cplusplus
335 }
336 #endif
337 
#define GPIO_PIN(x, y)
Define a CPU specific GPIO pin generator macro.
Definition: periph_cpu.h:45
#define GPIO_UNDEF
Definition of a fitting UNDEF value.
static const uart_conf_t uart_config[]
UART configuration.
Definition: periph_conf.h:35
static const spi_conf_t spi_config[]
SPI configuration.
Definition: periph_conf.h:93
static const i2c_conf_t i2c_config[]
I2C configuration.
Definition: periph_conf.h:65
static const timer_conf_t timer_config[]
All timers on board.
Definition: periph_conf.h:36
static const pwm_conf_t pwm_config[]
Actual PWM configuration.
Definition: periph_conf.h:218
#define ARRAY_SIZE(a)
Calculate the number of elements in a static array.
Definition: container.h:82
static const gpio_t adc_channels[]
Static array with declared ADC channels.
@ I2C_SPEED_NORMAL
normal mode: ~100 kbit/s
Definition: periph_cpu.h:277
@ UART_PAD_RX_1
select pad 1
@ PB
port B
@ PC
port C
@ PA
port A
@ PD
port D
@ I2C_FLAG_NONE
No flags set.
@ SPI_PAD_MISO_0
use pad 0 for MISO line
@ SPI_PAD_MISO_3
use pad 3 for MISO line
@ UART_FLAG_NONE
No flags set.
@ UART_PAD_TX_0
select pad 0
#define TCC_CONFIG(tim)
Static initializer for TCC timer configuration.
@ GPIO_MUX_H
select peripheral function H
@ GPIO_MUX_G
select peripheral function G
@ GPIO_MUX_C
select peripheral function C
@ SPI_PAD_MOSI_0_SCK_1
use pad 0 for MOSI, pad 1 for SCK
#define ADC1_INPUTCTRL_MUXPOS_PC03
Alias for AIN5.
Definition: periph_cpu.h:147
#define SAM0_GCLK_MAIN
120 MHz main clock
Definition: periph_cpu.h:73
#define ADC0_INPUTCTRL_MUXPOS_PA04
Alias for AIN4.
Definition: periph_cpu.h:129
#define ADC0_INPUTCTRL_MUXPOS_PA07
Alias for AIN7.
Definition: periph_cpu.h:132
#define ADC1_INPUTCTRL_MUXPOS_PC02
Alias for AIN4.
Definition: periph_cpu.h:146
#define SAM0_QSPI_PIN_CLK
Clock
Definition: periph_cpu.h:268
#define ADC1_INPUTCTRL_MUXPOS_PB05
Alias for AIN7.
Definition: periph_cpu.h:149
#define ADC1_INPUTCTRL_MUXPOS_PB04
Alias for AIN6.
Definition: periph_cpu.h:148
#define ADC1_INPUTCTRL_MUXPOS_PC00
Alias for AIN10.
Definition: periph_cpu.h:152
#define ADC0_INPUTCTRL_MUXPOS_PA05
Alias for AIN5.
Definition: periph_cpu.h:130
#define SAM0_QSPI_PIN_DATA_0
D0 / MOSI
Definition: periph_cpu.h:270
#define ADC1_INPUTCTRL_MUXPOS_PC01
Alias for AIN11.
Definition: periph_cpu.h:153
#define SAM0_QSPI_PIN_DATA_1
D1 / MISO
Definition: periph_cpu.h:271
#define ADC0_INPUTCTRL_MUXPOS_PB03
Alias for AIN15.
Definition: periph_cpu.h:140
#define ADC0_INPUTCTRL_MUXPOS_PB08
Alias for AIN2.
Definition: periph_cpu.h:127
#define ADC1_INPUTCTRL_MUXPOS_PB07
Alias for AIN9.
Definition: periph_cpu.h:151
#define SAM0_QSPI_MUX
QSPI mux
Definition: periph_cpu.h:274
#define ADC0_INPUTCTRL_MUXPOS_PB09
Alias for AIN3.
Definition: periph_cpu.h:128
#define ADC0_INPUTCTRL_MUXPOS_PA06
Alias for AIN6.
Definition: periph_cpu.h:131
#define ADC0_INPUTCTRL_MUXPOS_PA02
ADC pin aliases.
Definition: periph_cpu.h:125
#define SAM0_GCLK_PERIPH
12-48 MHz (DFLL) clock
Definition: periph_cpu.h:81
#define ADC1_INPUTCTRL_MUXPOS_PB06
Alias for AIN8.
Definition: periph_cpu.h:150
@ SAM0_GCLK_TIMER
4/8MHz clock for timers
Definition: periph_cpu.h:70
ADC Channel Configuration.
I2C configuration structure.
Definition: periph_cpu.h:298
TWI_t * dev
Pointer to hardware module registers.
Definition: periph_cpu.h:299
PWM channel configuration data structure.
PWM device configuration.
tc_tcc_cfg_t tim
timer configuration
USB peripheral parameters.
SPI device configuration.
Definition: periph_cpu.h:336
SPI_t * dev
pointer to the used SPI device
Definition: periph_cpu.h:337
Timer device configuration.
TC0_t * dev
Pointer to the used as Timer device.
Definition: periph_cpu.h:264
UART device configuration.
Definition: periph_cpu.h:217
USART_t * dev
pointer to the used UART device
Definition: periph_cpu.h:218